Designing and Implementing Three dimensional Network on Chips

Designing and Implementing Three dimensional Network on Chips

How to create and implement different 3D-NoCs

LAP Lambert Academic Publishing ( 2017-11-27 )

€ 55,90

Buy at the MoreBooks! Shop

This book offers the help to find the way to implement a flexible three dimensional (3D) routing algorithm in comparison to the other implemented 3D routing algorithms. It also paves the road for the designer to find the optimal Three Dimensional Network on Chips (3D-NoCs) for each application and its specific requirements by creating automatically different 3D-NoCs. The 3D-NoCs are created by changing the number of tiers in the 3D system, number of routers per each tier and the two dimensional topology used in each tier through a tool that provided the 3D-NoC in synthesize able RTL files. By performing different experiments, a user can evaluate the 3D-NoCs across the most vital hardware aspects which are area, power consumption and latency. These 3D-NoCs can be created through an implemented open source tool. The book includes all the user needs to get all the benefits from the tool and how to use it effectively. And also the conception and the technology behind the implementation of the algorithm and the tool.

Book Details:

ISBN-13:

978-620-2-07776-7

ISBN-10:

620207776X

EAN:

9786202077767

Book language:

English

By (author) :

Maha Beheiry
Ahmed Soliman
Hassan Mostafa

Number of pages:

144

Published on:

2017-11-27

Category:

Electronics, electro-technology, communications technology