Power Integrity Techniques in Nanometer VLSI Design

Power Integrity Techniques in Nanometer VLSI Design

A Technical Reference Book for Fabless IC Designers and VLSI Manufacturers in Academia and Industry

LAP Lambert Academic Publishing ( 2010-12-09 )

€ 59,00

Buy at the MoreBooks! Shop

This book includes three major components in details: (1) Efficient algorithms to reduce the voltage noise of on-chip power grid networks without considering process variations in traditional VLSI design are discussed. The algorithms are based on the Sequence of Linear Programming (SLP) as the optimization engine and a scheme through circuit partitioning to handle large-sized million nodes of circuit analysis. (2) A statistical model order reduction technique called Statistical Spectrum Model Order Reduction (SSMOR) is proposed to address the variation of nanometer VLSI fabrication. The analysis is based on the Hermite polynomial chaos representation of random processes. (3) Moreover, a stochastic method is proposed to analyze the variation of voltage drop in on-chip power grid networks considering lognormal leakage current variations with spatial correlations. A novel noise reduction technique for power grid networks in VLSI design is proposed in the presence of variational leakage current sources. The optimization engines are based on both sensitivity-based conjugate gradient method and sequence of linear programming approach.

Book Details:

ISBN-13:

978-3-8433-8197-0

ISBN-10:

3843381976

EAN:

9783843381970

Book language:

English

By (author) :

Jeffrey Fan

Number of pages:

132

Published on:

2010-12-09

Category:

Electronics, electro-technology, communications technology