CMOS VLSI LOW-POWER DESIGN

CMOS VLSI LOW-POWER DESIGN

DESIGN METHODOLOGY AND IMPLEMENTATION OF LOW-POWER ASYNCHRONOUS VITERBI DECODERS FOR WIRELESS APPLICATIONS

LAP Lambert Academic Publishing ( 18.05.2009 )

€ 49,00

Купить в магазине MoreBooks!

Power dissipation is a critical parameter in digital design for the implementation of high performance portable, battery operated systems, such as wireless communications systems. Clocked or synchronous digital designs consume a significant amount of power associated with coordinating the operation of millions of transistors at GHz clock rates. Besides, the operating speed of such systems is limited by the slowest functional logic unit. By contrast, asynchronous designs are active only when doing useful work, enabling considerable savings in power and operating at the average speed of all components. Yet, the overhead associated with the asynchronous control units implementing the handshaking protocol, in terms of silicon area, speed and power, as well as the lack of Computer Aided Design (CAD) tools for use in such designs have limited the use of asynchronous techniques. In this book, the author describes the concept and challenges of asynchronous VLSI CMOS circuit design and presents a complete design methodology to overcome such challenges via the design and implementation of a 64-state, 1/2-rate Viterbi decoder suitable for wireless communications applications.

Детали книги:

ISBN-13:

978-3-8383-0128-0

ISBN-10:

3838301285

EAN:

9783838301280

Язык книги:

English

By (author) :

MOHAMED ELKAWOKGY

Количество страниц:

120

Опубликовано:

18.05.2009

Категория:

Электроника, электротехника, коммуникационные технологии