Low Power Flash ADC

Low Power Flash ADC

VLSI Technology

LAP Lambert Academic Publishing ( 2011-08-24 )

€ 49,00

Buy at the MoreBooks! Shop

In this project, a new design for a low power CMOS flash Analog-to-Digital Converter (ADC) is proposed. A 6-bit flash ADC, with a maximum acquisition speed of 1 GHz, is implemented in a 1.2 V analog supply voltage. Microwind simulation results for the proposed flash ADC verifying the analytical results are also given. It shows that the proposed 6-bit flash ADC consumes about 72 mW in a commercial 90 nm CMOS process. The new design offers lower number of comparators and lower power consumption compared with the traditional flash ADC.

Book Details:

ISBN-13:

978-3-8454-4084-2

ISBN-10:

3845440848

EAN:

9783845440842

Book language:

English

By (author) :

Murra Subba Reddy

Number of pages:

80

Published on:

2011-08-24

Category:

Technology